R |
R |
R |
R |
R |
W |
E |
E |
R |
M |
D |
D |
D |
P |
P |
P |
P |
C |
C |
R |
D |
D |
D |
D |
D |
D |
D |
D |
D |
D |
R |
R |
R |
A |
A |
M |
M |
M |
S |
D |
C |
C |
C |
C |
C |
C |
R |
R |
R |
R |
T |
G |
G |
G |
K |
K |
|
|
K |
C |
V |
I |
R |
R |
P |
R |
P |
T |
T |
T |
F |
F |
F |
F |
F |
F |
S |
S |
T |
U |
C |
C |
C |
F |
F |
F |
F |
F |
F |
F |
C |
C |
C |
C |
C |
C |
C |
C |
C |
C |
|
|
|
|
|
|
|
|
C |
C |
|
|
|
|
|
|
|
|
|
|
Source | F7B1 | F8B1 |
---|---|---|
W1_CLKINTFB | - | - |
W1_JCLKFB2 | 1 | - |
W1_JCLKFB1 | - | 1 |
W1_JCLKFB3 | 1 | 1 |
Source | F2B0 | F3B0 | F4B0 |
---|---|---|---|
W1_JREFCLK0_0 | - | - | - |
W1_JREFCLK0_4 | 1 | - | - |
W1_JREFCLK0_2 | - | 1 | - |
W1_JREFCLK0_6 | 1 | 1 | - |
W1_JREFCLK0_1 | - | - | 1 |
W1_JREFCLK0_5 | 1 | - | 1 |
W1_JREFCLK0_3 | - | 1 | 1 |
Source | F0B0 | F1B0 | F9B1 |
---|---|---|---|
W1_JREFCLK1_0 | - | - | - |
W1_JREFCLK1_2 | 1 | - | - |
W1_JREFCLK1_1 | - | 1 | - |
W1_JREFCLK1_3 | 1 | 1 | - |
W1_JREFCLK1_4 | - | - | 1 |
W1_JREFCLK1_6 | 1 | - | 1 |
W1_JREFCLK1_5 | - | 1 | 1 |
Default value: 7'b0000000
CLKFB_DIV[0] | F5B2 |
CLKFB_DIV[1] | F4B2 |
CLKFB_DIV[2] | F3B2 |
CLKFB_DIV[3] | F2B2 |
CLKFB_DIV[4] | F1B2 |
CLKFB_DIV[5] | F0B2 |
CLKFB_DIV[6] | F9B3 |
Default value: 7'b0000000
CLKI_DIV[0] | F2B1 |
CLKI_DIV[1] | F1B1 |
CLKI_DIV[2] | F0B1 |
CLKI_DIV[3] | F9B2 |
CLKI_DIV[4] | F8B2 |
CLKI_DIV[5] | F7B2 |
CLKI_DIV[6] | F6B2 |
Default value: 7'b0000000
CLKOP_CPHASE[0] | F2B8 |
CLKOP_CPHASE[1] | F1B8 |
CLKOP_CPHASE[2] | F0B8 |
CLKOP_CPHASE[3] | F9B9 |
CLKOP_CPHASE[4] | F8B9 |
CLKOP_CPHASE[5] | F7B9 |
CLKOP_CPHASE[6] | F6B9 |
Default value: 3'b000
CLKOP_FPHASE[0] | F4B7 |
CLKOP_FPHASE[1] | F3B7 |
CLKOP_FPHASE[2] | F2B7 |
Default value: 7'bXXXXXX0
CLKOS2_CPHASE[0] | F8B10 |
CLKOS2_CPHASE[1] | |
CLKOS2_CPHASE[2] | |
CLKOS2_CPHASE[3] | |
CLKOS2_CPHASE[4] | |
CLKOS2_CPHASE[5] | |
CLKOS2_CPHASE[6] |
Default value: 3'b000
CLKOS2_FPHASE[0] | F8B8 |
CLKOS2_FPHASE[1] | F7B8 |
CLKOS2_FPHASE[2] | F6B8 |
Default value: 3'b000
CLKOS3_FPHASE[0] | F5B8 |
CLKOS3_FPHASE[1] | F4B8 |
CLKOS3_FPHASE[2] | F3B8 |
Default value: 7'b0000000
CLKOS_CPHASE[0] | F5B9 |
CLKOS_CPHASE[1] | F4B9 |
CLKOS_CPHASE[2] | F3B9 |
CLKOS_CPHASE[3] | F2B9 |
CLKOS_CPHASE[4] | F1B9 |
CLKOS_CPHASE[5] | F0B9 |
CLKOS_CPHASE[6] | F9B10 |
Default value: 3'b000
CLKOS_FPHASE[0] | F1B7 |
CLKOS_FPHASE[1] | F0B7 |
CLKOS_FPHASE[2] | F9B8 |
Default value: 2'b00
FREQ_LOCK_ACCURACY[0] | F4B3 |
FREQ_LOCK_ACCURACY[1] | F3B3 |
Default value: 5'b00000
ICP_CURRENT[0] | F3B4 |
ICP_CURRENT[1] | F2B4 |
ICP_CURRENT[2] | F1B4 |
ICP_CURRENT[3] | F0B4 |
ICP_CURRENT[4] | F9B5 |
Default value: 3'b000
KVCO[0] | F8B5 |
KVCO[1] | F5B5 |
KVCO[2] | F4B5 |
Default value: 2'b00
LPF_CAPACITOR[0] | F5B4 |
LPF_CAPACITOR[1] | F4B4 |
Default value: 7'b0000000
LPF_RESISTOR[0] | F2B3 |
LPF_RESISTOR[1] | F1B3 |
LPF_RESISTOR[2] | F0B3 |
LPF_RESISTOR[3] | F9B4 |
LPF_RESISTOR[4] | F8B4 |
LPF_RESISTOR[5] | F7B4 |
LPF_RESISTOR[6] | F6B4 |
Default value: 1'b0
MFG_ENABLE_FILTEROPAMP[0] | F5B7 |
Default value: 1'b0
MFG_EN_UP[0] | F9B7 |
Default value: 1'b0
MFG_FLOAT_ICP[0] | F1B6 |
Default value: 1'b0
MFG_FORCE_VFILTER[0] | F0B6 |
Default value: 2'b00
MFG_GMCREF_SEL[0] | F7B7 |
MFG_GMCREF_SEL[1] | F6B7 |
Default value: 3'b000
MFG_GMC_GAIN[0] | F3B5 |
MFG_GMC_GAIN[1] | F2B5 |
MFG_GMC_GAIN[2] | F1B5 |
Default value: 1'b0
MFG_GMC_PRESET[0] | F6B6 |
Default value: 1'b0
MFG_GMC_RESET[0] | F5B6 |
Default value: 4'b0000
MFG_GMC_TEST[0] | F0B5 |
MFG_GMC_TEST[1] | F9B6 |
MFG_GMC_TEST[2] | F8B6 |
MFG_GMC_TEST[3] | F7B6 |
Default value: 1'b0
MFG_ICP_TEST[0] | F8B7 |
Default value: 1'b0
MFG_LF_PRESET[0] | F4B6 |
Default value: 1'b0
MFG_LF_RESET[0] | F3B6 |
Default value: 1'b0
MFG_LF_RESGRND[0] | F2B6 |
Default value: 3'b000
PLL_LOCK_MODE[0] | F7B3 |
PLL_LOCK_MODE[1] | F6B3 |
PLL_LOCK_MODE[2] | F5B3 |
Default value: USERCLOCK
Value | F3B1 | F4B1 | F5B1 | F6B1 | F7B1 | F8B1 |
---|---|---|---|---|---|---|
CLKOP | - | - | - | - | - | - |
CLKOS | - | - | - | - | - | - |
INT_OP | - | - | 1 | 1 | 1 | - |
INT_OS | - | 1 | 1 | 1 | - | 1 |
USERCLOCK | - | - | - | - | - | - |
CLKOS2 | - | - | - | - | - | - |
INT_OS2 | 1 | - | 1 | 1 | - | - |
CLKOS3 | - | - | - | - | - | - |
INT_OS3 | 1 | 1 | 1 | - | 1 | 1 |
Default value: DISABLED
Value | F5B0 |
---|---|
DISABLED | 0 |
ENABLED | 1 |
Default value: DISABLED
Value | F8B3 |
---|---|
DISABLED | 0 |
ENABLED | 1 |
Default value: NONE
Value | F9B0 |
---|---|
NONE | - |
EHXPLLL | 1 |
Default value: DISABLED
Value | F7B0 |
---|---|
DISABLED | 0 |
ENABLED | 1 |
Default value: DISABLED
Value | F8B0 |
---|---|
DISABLED | 0 |
ENABLED | 1 |
Default value: DISABLED
Value | F6B0 |
---|---|
DISABLED | 0 |
ENABLED | 1 |
Source | Sink | |
---|---|---|
W1_REFCLK0 | → | W1_CLK0_PLLREFCS |
W1_REFCLK1 | → | W1_CLK1_PLLREFCS |
W1_CLKFB | → | W1_CLKFB_PLL |
W1_CLKINTFB_PLL | → | W1_CLKINTFB |
W1_PLLCSOUT_PLLREFCS | → | W1_CLKI_PLL |
W1_JCLKOP_PLL | → | G_JURCPLL0CLKOP |
W1_JCLKOS_PLL | → | G_JURCPLL0CLKOS |
W1_JCLKOS2_PLL | → | G_JURCPLL0CLKOS2 |
W1_JCLKOS3_PLL | → | G_JURCPLL0CLKOS3 |
45K_S30_JECLK0 | → | W1_JCLKFB1 |
85K_S42_JECLK0 | → | W1_JCLKFB1 |
45K_S30_JECLK1 | → | W1_JCLKFB2 |
85K_S42_JECLK1 | → | W1_JCLKFB2 |
S1W1_JCLK0 | → | W1_JCLKFB3 |
W1_JD2 | → | W1_JENCLKOP_PLL |
W1_JB3 | → | W1_JENCLKOS2_PLL |
W1_JC3 | → | W1_JENCLKOS3_PLL |
W1_JA3 | → | W1_JENCLKOS_PLL |
W1_JCLKOP_PLL | → | W1_JF0 |
W1_JCLKOS_PLL | → | W1_JF2 |
W1_JCLKOS2_PLL | → | W1_JF4 |
W1_JCLKOS3_PLL | → | W1_JF6 |
W1_JD4 | → | W1_JPHASEDIR_PLL |
W1_JD3 | → | W1_JPHASELOADREG_PLL |
W1_JB4 | → | W1_JPHASESEL0_PLL |
W1_JA4 | → | W1_JPHASESEL1_PLL |
W1_JC4 | → | W1_JPHASESTEP_PLL |
W1_JC2 | → | W1_JPLLWAKESYNC_PLL |
W1_JLOCK_PLL | → | W1_JQ2 |
W1_JINTLOCK_PLL | → | W1_JQ4 |
W1_JCLK0 | → | W1_JREFCLK0_0 |
45K_S28_JPADDIC_PIO | → | W1_JREFCLK0_1 |
85K_S40_JPADDIC_PIO | → | W1_JREFCLK0_1 |
45K_S28_JPADDIA_PIO | → | W1_JREFCLK0_2 |
85K_S40_JPADDIA_PIO | → | W1_JREFCLK0_2 |
45K_S7_JPADDIA_PIO | → | W1_JREFCLK0_3 |
85K_S7_JPADDIA_PIO | → | W1_JREFCLK0_3 |
45K_N4W5_JPADDIA_PIO | → | W1_JREFCLK0_4 |
85K_N4W5_JPADDIA_PIO | → | W1_JREFCLK0_4 |
45K_N4W48_JPADDIA_PIO | → | W1_JREFCLK0_5 |
85K_N4W57_JPADDIA_PIO | → | W1_JREFCLK0_5 |
45K_N4W46_JPADDIA_PIO | → | W1_JREFCLK0_6 |
85K_N4W55_JPADDIA_PIO | → | W1_JREFCLK0_6 |
W1_JCLK1 | → | W1_JREFCLK1_0 |
45K_S28_JPADDIC_PIO | → | W1_JREFCLK1_1 |
85K_S40_JPADDIC_PIO | → | W1_JREFCLK1_1 |
45K_S28_JPADDIA_PIO | → | W1_JREFCLK1_2 |
85K_S40_JPADDIA_PIO | → | W1_JREFCLK1_2 |
45K_S7_JPADDIA_PIO | → | W1_JREFCLK1_3 |
85K_S7_JPADDIA_PIO | → | W1_JREFCLK1_3 |
45K_N4W5_JPADDIA_PIO | → | W1_JREFCLK1_4 |
85K_N4W5_JPADDIA_PIO | → | W1_JREFCLK1_4 |
45K_N4W48_JPADDIA_PIO | → | W1_JREFCLK1_5 |
85K_N4W57_JPADDIA_PIO | → | W1_JREFCLK1_5 |
45K_N4W46_JPADDIA_PIO | → | W1_JREFCLK1_6 |
85K_N4W55_JPADDIA_PIO | → | W1_JREFCLK1_6 |
W1_CLKI_PLL | → | W1_JREFCLK_PLL |
W1_JB1 | → | W1_JRST_PLL |
W1_JB2 | → | W1_JSEL_PLLREFCS |
W1_JLSR0 | → | W1_JSTDBY_PLL |